SIMD TYPES:
ABI CONSIDERATIONS

ABSTRACT

This document discusses the ABI implications from the SIMD types described in [N4184] and [N4185]. I investigate strategies to automatically adapt between different translation units compiled for different microarchitectures of the same architecture. None of the strategies lead to a solution without surprises. The solutions section therefore looks at how the default vector type may need to be declared to make ABI incompatibilities a conscious choice of the user.
1 ABOUT THIS DOCUMENT

This document is derived from a larger document about the Vc library. For the sake of simplicity I refrained from changing the naming conventions of types/functions in this paper:

- I want to focus on functionality first. We can “correct” the names later.
- It is easier to find the reference to an existing implementation.

Disclaimer: I did not get everything “right” in the Vc implementation yet. Some details of the interface definitions I present here do not fully reflect the current state of the Vc SIMD types.

1.1 SHORTHANDS IN THE DOCUMENT

- \( W_T \): number of scalar values (width) in a SIMD vector of type \( T \) (sometimes also called the number of SIMD lanes)

1.2 SCOPE

This document talks about a quality-of-implementation issue. None of the extra compiler features discussed here need to / should be part of the SIMD types specification. This is an investigation of the implications of a specification along the lines of [N4184] and may influence some decisions (mainly about the default SIMD types) going forward.

2 ABI INTRODUCTION

An ABI describes machine-, operating system-, and compiler-specific choices that are not covered by a programming language standard. Some of the issues are function calling conventions, memory/stack organization, and symbol name mangling. For example, Matz et al. [4] and Itanium C++ ABI [3] standardize and document the ABI for Linux. For Windows the ABI is implicitly defined by its development tools. For all targets, the goal is to have an ABI that allows interoperability. Developers expect that their choice of compiler (and compiler version) does not have an influence on the TUs (translation units) that can be linked together correctly. Compiler vendors and operating system vendors have a great interest in providing this guarantee.
The interface choices for Vc have a direct influence on the ABI of the Vc library.

### 3.1 Function Parameters

If a `Vector<T>` is used as a function parameter, there are two principal choices for implementing the parameter passing in the function call convention:

1. The vector can be passed as a single SIMD register.
2. The vector is pushed onto the stack and thus passed via memory.

Choice 1 is the most efficient choice for the majority of situations. This requires a trivial copy constructor and destructor in `Vector<T>` (which recursively requires the copy constructor and destructor to be trivial for all non-static data members) with the Linux ABI [4].

If a `union` of intrinsic type and array of scalar type is used to implement the data member of `Vector<T>`, the Linux x86_64 ABI requires different parameter passing, which is derived from all members of the `union`. With a trivial copy constructor and destructor a `union` with `sizeof() = 16` must be passed as two SSE registers or two general purpose registers, while with `sizeof() = 32` the parameter must be passed via memory [4, §3.2.3]. (According to the rules in Matz et al. [4, §3.2.3] there is a workaround to achieve parameter passing via SIMD registers: The array inside the `union` must be declared with zero entries.)

This shows that, in addition to the interface definition, the concrete implementation strategy also has an influence on the resulting ABI of the vector types. This needs to be considered carefully when implementing the library. Consequently, an implementation should avoid a `union` based implementation (unless the ABI for the target system works differently) and rather use a different compiler extension for explicit aliasing, such as GCC’s `may_alias` attribute.

The discussion above equally applies to `Mask<T>` and all derived types, of course.

### 3.2 Linking Different Translation Units

A user can compile two TUs with different compiler flags for the target microarchitecture (for example, so that one is compiled for SSE and the other for AVX). This most likely happens with one TU in a library and the other in an application. Then Vc vector or mask types in the interfaces between the TUs are incompatible types. The most complicated architecture with regard to SIMD differences probably is x86: Very old systems have no usable SSE support, old systems support SSE, current systems
AVX or AVX2, and future systems AVX-512. $\mathcal{W}_T$ is different: xmm vs. ymm vs. zmm registers. Consequently, it appears like a good idea for packagers to not treat x86 as a single architecture anymore, but several ones. There is great interest in not having to take that path, though. The following sections will explore the issue in detail.

4 PROBLEM

The Vector<T> type is defined as a target-dependent type, which, similarly to int, uses the most efficient register size on the target system. For SIMD registers this implies that the number of values $\mathcal{W}_T$ stored in a Vector<T> object can be different between different microarchitectures of the same architecture. The SIMD Types interface [N4184] at least ensures that the types Vector<T> are different if the register sizes differ. Therefore, the use of Vector<T> is safeguarded against incompatible linking, which would result in spurious runtime errors.

For the following discussion, consider an Intel Haswell system, which implements the x86_64 architecture and AVX2 SIMD registers & operations as a part of its microarchitecture (for simplicity, ignore the MMX instruction set). Then,

- with AVX2 $\mathcal{W}_{float} = 8$ and $\mathcal{W}_{int} = 8$,
- with AVX $\mathcal{W}_{float} = 8$ and $\mathcal{W}_{int} = 4$,
- with SSE $\mathcal{W}_{float} = 4$ and $\mathcal{W}_{int} = 4$, and
- without using SIMD functionality $\mathcal{W}_{float} = 1$ and $\mathcal{W}_{int} = 1$ (the Scalar implementation mentioned in [N4184]).

The Vector<T> incompatibility between different SIMD instruction sets implies that a TU built for Intel SandyBridge differs in ABI to a TU built for Haswell. This breaks with the guarantee compiler vendors would like to retain: the ABI for a given architecture should stay stable. With the current Vector<T> proposal, implemented on top of SIMD intrinsics, the ABI would only be stable within microarchitectures.

One could argue that it is technically correct that some microarchitectures (those with differing SIMD widths) of the same architecture are partially incompatible, and thus the ABI could/should reflect this. On the other hand, it is very desirable that such incompatibilities are either hidden from (or consciously enabled by) the user. Thus, if it is at all possible to have the compiler automatically adapt between the microarchitectural differences, then implementors should invest in getting the Vector<T> ABI right from the outset.

1 “Plain ints have the natural size suggested by the architecture of the execution environment” [2, §3.9.1 p2]
A common idea for solve the above issue, is to request that the SIMD type uses a user-defined width (cf. Fog [1] and Wang et al. [5]). Then the type would use the same $\mathcal{W}_T$ on any target and the types would be equal in different TUs.

There are two issues with this:

1. There is no guarantee that the specific $\mathcal{W}_T$ can be implemented efficiently on all target systems. Consider, for example, the common choice of $\mathcal{W}_{\text{float}} = 4$ compiled for an Intel Xeon Phi. The type would have to be implemented with a 512-bit SIMD register where 75% of the values are masked off. On a target without SIMD support, four scalar registers would have to be used, which increases register pressure.\(^2\)

2. Even though the types are equal, the specific parameter passing implementation might be different. Consider a \texttt{vec<float, 8>} type translated for either AVX or SSE. Then the function

   ```
   void f(vec<float, 8>)
   ```

   would use \texttt{ymm0} with AVX and \texttt{xmm0} and \texttt{xmm1} with SSE to pass the function parameter from the caller to the function. Thus, if this were the preferred solution for implementors, vector types would have to be passed via the stack for function parameter passing (cf. Section 3.1). In addition, the in-memory representation and alignment requirements for the different microarchitectures must be defined in such a way that they work correctly on all systems.

From my experience, and in order to enable full scaling to different SIMD targets, I prefer a solution where a fixed $\mathcal{W}_T$ is only chosen because it is dictated by the algorithm, not because of technical complications with ABI compatibility.

### 4.2 Derived types

A class that is derived from \texttt{Vector<T>} or a class that has a non-static \texttt{Vector<T>} member will not have a different type in different TUs which are compiled for different SIMD widths. Thus, the linkage safety built into \texttt{Vector<T>} does not work for any derived types. Furthermore, this suggests that a solution that transparently adapts the ABI differences must be rather invasive.

The compiler would have to compile Scalar, SSE, AVX, and AVX2 (to stay with the x86_64 example) variants of all derived types and functions that use these types.

---

\(^2\) With luck this might just be the right loop-unrolling to achieve good performance, but it is the wrong mechanism to achieve this effect.
The symbols would need additional information about the SIMD target as part of the name mangling.

Automatic adaption (such as a call from an AVX TU to an SSE TU) between derived types will be a problem, though. Consider that TU1 creates an object of a derived type \( D \). A call to a member function, which is not declared \textit{inline} and instead was compiled for a different SIMD width in TU2 now would require a transparent conversion of the object from one SIMD width to a different SIMD width. There cannot be a generic strategy to perform such a conversion without breaking the semantics guaranteed to the implementation of \( D \).

### 4.3 Serial semantics

Consider an ABI adaption strategy that splits a function call from TU1 with a `Vector<T>` argument with \( W_T^{(1)} \) to multiple function calls to the function compiled with \( W_T^{(2)} = \frac{W_T^{(1)}}{N} \) in TU2. This approach exposes non-serial semantics. This manifests, for instance, if two functions are intended to be called in serial succession, communicating via a global (or thread-local) variable.\(^3\) If the adaption from an AVX2 TU to an SSE TU is done via calling the SSE function twice with the low and high parts of the vector argument, then the first function will be called twice, before the second function is called twice.

Consider the example in Listing 1. The developer expected serial semantics in function \( h \). Instead, \( f \) is called twice, before \( g \) is called twice. Therefore, the conclusion is that adapting between different SIMD widths cannot be done via splitting a function call into multiple function calls.

### 4.4 Largest common SIMD width

Consider a compiler implementation that identifies types that depend on \( W_T \) and automatically compiles these symbols for all possible \( W_T \) the target supports (extending the mangling rules accordingly). Then, when the TUs are linked to a single executable, the linker can detect whether for some symbols some \( W_T \) translations are missing. In this case it can drop these \( W_T \) symbols. The same could be done by the loader when the program is dynamically linked, right before executing the program. The largest remaining \( W_T \) symbols can then be used to execute the program.

This solution should work as long as no dynamically loaded libraries are used (e.g. Plug-ins). Because, if an incompatible library (i.e. one that does not have the symbols for the currently executing \( W_T \)) is loaded, the program cannot switch back down to

\(^3\) This is probably a bad design, but that does not invalidate the problem.
Problem

Listing 1: Impure functions break the adaption strategy of using multiple calls to TUs with shorter SIMD width.

4.5 SIMD-enabled functions

The SIMD-enabled functions described in [N3831] provide the semantic restriction which works around the issue described in Section 4.3. The code in Listing 1 would still produce the same result, but because of the semantic restriction for the functions \( f \) and \( g \) the undefined behavior would be expected.

On the other hand, a member function of a class with members of vector type that accesses such members will still not be automatically adaptable between different TUs. Consider Listing 2. The call to \( D::f \) on line 21 will pass a \texttt{this} pointer to an object storing two \texttt{float_v} objects with \( W_{\text{float}} = 8 \) placed next to each other in memory. The function \( D::f \), on the other hand, (line 10) expects two \texttt{float_v} objects with \( W_{\text{float}} = 4 \) consecutively in memory (Figure 1). In order to adapt such differences between TUs automatically, the adaptor code would have to create two temporary objects of type \( D \) (with the ABI in \texttt{a.cc}), copy the data, call the function \( D::f \) twice, copy the resulting temporary objects back into the original object and return. But such a strategy breaks with the call to \texttt{next->f()}(). Non-vector members
typedef Vector<float, Target::Widest> float_v;

struct D {
    float_v x, y;
    unique_ptr<D> next;
    D() : x(float_v::IndexesFromZero()), y(0) {}
    void f() [[ simd]];
};

// a.cc (widest float_v::size() == 4):
void D::f() [[ simd]] {
    y = (y + 1) * x;
    if (next) {
        next->f();
    }
}

// b.cc (widest float_v::size() == 8):
int main() {
    D d;
    d.next.reset(new D);
    d.f();
}

Listing 2: Member functions as SIMD-enabled functions?

Figure 1: Memory layout differences depending on ABI. The memory layout of d in the caller is shown on the left. However, the function D::f expects the memory layout as shown on the right.
cannot be transformed generically and the next pointer would therefore point to an untransformed object.
Effectively, the strength of vector types (namely target-optimized data structures) inhibits the creation of automatic ABI adaption between TUs with different $W_T$.

5 SOLUTION SPACE

In order to enable compilers to keep ABI compatibility for the complete x86_64 architecture, the solution needs to ...

1. ...make ABI breakage of derived types impossible (or obvious to the user). (cf. Section 4.2)

2. ...keep one function call as one function call. (cf. Section 4.3)

3. ...not require a specific $W_T$ from dynamically loadable libraries. (cf. Section 4.4)

5.1 DROP THE DEFAULT VECTOR TYPE

After extensive consideration and some prototyping I have not found an idea to transparently solve the issue while keeping a default vector type with varying $W_T$ for different microarchitectures. At this point the only solution I can conceive is a vector type that does not have a default $W_T$, or at least not one that follows the microarchitecture.

Feedback on [N4184] suggested to use a policy type to select the Vector implementation instead of namespaces. Therefore, the following discussion refers to the following class template (with possible tag types and a portable default for x86_64):

```cpp
namespace {  
    namespace Target {  
        struct Scalar {};  // always present
        struct Sse2 {};  // x86(_64) specific
        struct Avx {};   // x86(_64) specific
        struct Avx2 {};  // x86(_64) specific
        typedef target_dependent Widest;  // always present
    }
    template <typename T, typename Impl = Target::Sse2> class Vector;
}
```

The user who wants to have a different default behavior can do something along the lines of:

```cpp
template <typename T> using Vector = Vc::Vector<T, Vc::Target::Avx>;
```
Or, to get the behavior described in [N4184]:

```cpp
template <typename T> using Vector = Vc::Vector<T, Vc::Target::Widest>;
```

With this declaration of the default, the ABI can be stable for the complete x86_64 architecture until the user selects a specific microarchitectural subset (such as Target::Avx) explicitly. Thus, ABI incompatibilities will only occur after a (at least to a certain degree) conscious choice of the user. And at the same time it requires a minimal amount of code to get the behavior described in [N4184], which can be very useful for controlled environments, such as homogeneous cluster systems and some in-house software.

### 5.2 Improving Multi-$\mathcal{W}_T$ Support

I believe it should be possible for compilers to improve deployment to targets with different $\mathcal{W}_T$ for different microarchitectures. This would follow along the lines described in Section 4.4. While this does not fully solve the ABI compatibility issue of $\mathcal{W}_T$ depending on the microarchitecture, it still enables a considerably simpler vehicle for binary distribution. Dynamically loaded libraries (Plug-ins) would require extra care by developers, but otherwise applications could transparently use the best available SIMD instruction set without additional work by application developers.

### 6 Conclusion & Intended Feedback

This paper has shown that there is still unclear direction how to define a portable vector type which enables compiler vendors to make a target architecture ABI-compatible throughout all SIMD variants. The requirements of C++ users certainly differ on this point and there will probably be no clear one-fits-all answer. This issue needs more experience and work in real-world use to come to a final conclusion.

Regarding the default vector width I am looking for feedback how to proceed. It appears like Section 5.1 is the only solution, at the expense of dropping the best-width vector type in favor of a more conservative choice. Did I miss an important idea or will this be the way forward?

Regarding the multi-$\mathcal{W}_T$ support, I am convinced that the compiler can alleviate some of the current pain we have with differences between microarchitectures. I know that multi-targeting is a goal for others as well. Therefore, I would be very interested to learn of anything that could be done from the language side or in the definition of the SIMD types to enable a better solution.
This work was supported by GSI Helmholtzzentrum für Schwerionenforschung and the Hessian LOEWE initiative through the Helmholtz International Center for FAIR (HIC for FAIR).

Thanks to JF Bastien for his review and questions.

BIBLIOGRAPHY


